US20050099202A1 - Method of testing an integrated circuit and an integrated circuit test apparatus - Google Patents

Method of testing an integrated circuit and an integrated circuit test apparatus Download PDF

Info

Publication number
US20050099202A1
US20050099202A1 US10/704,858 US70485803A US2005099202A1 US 20050099202 A1 US20050099202 A1 US 20050099202A1 US 70485803 A US70485803 A US 70485803A US 2005099202 A1 US2005099202 A1 US 2005099202A1
Authority
US
United States
Prior art keywords
voltage
well
recited
testing
transistors
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/704,858
Other versions
US6900656B1 (en
Inventor
Theodore Houston
Bryan Sheffield
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Texas Instruments Inc
Original Assignee
Texas Instruments Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Texas Instruments Inc filed Critical Texas Instruments Inc
Priority to US10/704,858 priority Critical patent/US6900656B1/en
Assigned to TEXAS INSTRUMENTS INCORPORATED reassignment TEXAS INSTRUMENTS INCORPORATED ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: SHEFFIELD, BRYAN D., HOUSTON, THEODORE W.
Publication of US20050099202A1 publication Critical patent/US20050099202A1/en
Application granted granted Critical
Publication of US6900656B1 publication Critical patent/US6900656B1/en
Adjusted expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/30Marginal testing, e.g. by varying supply voltage
    • G01R31/3004Current or voltage test
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/04Detection or location of defective memory elements, e.g. cell constructio details, timing of test signals
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C29/00Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
    • G11C29/56External testing equipment for static stores, e.g. automatic test equipment [ATE]; Interfaces therefor
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/2851Testing of integrated circuits [IC]
    • G01R31/2855Environmental, reliability or burn-in testing
    • G01R31/2872Environmental, reliability or burn-in testing related to electrical or environmental aspects, e.g. temperature, humidity, vibration, nuclear radiation
    • G01R31/2879Environmental, reliability or burn-in testing related to electrical or environmental aspects, e.g. temperature, humidity, vibration, nuclear radiation related to electrical aspects, e.g. to voltage or current supply or stimuli or to electrical loads
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/41Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming static cells with positive feedback, i.e. cells not needing refreshing or charge regeneration, e.g. bistable multivibrator or Schmitt trigger

Definitions

  • the present invention is directed, in general, to Integrated Circuits (ICs) and, more specifically, to testing ICs that include a Static Random-Access Memory (SRAM) device.
  • ICs Integrated Circuits
  • SRAM Static Random-Access Memory
  • SRAM Static Random Access Memory
  • MOS metal-oxide-semiconductor
  • the SRAM devices are often employed in the equipment as part of an Integrated Circuit (IC) that includes logic circuitry.
  • IC Integrated Circuit
  • manufacturers may test a percentage of manufactured ICs under normal and abnormal operating conditions.
  • Standard test procedures for this functional testing have been developed that establish performance measurements of the ICs being tested to validate design and screen-out poor quality devices.
  • Some standard procedures test the ICs at voltages lower or higher than a normal operating voltage (voltage extremes).
  • the SRAM devices must function properly to adequately evaluate the logic circuitry. Testing at a low voltage extreme while at room temperature, or low voltage testing, may be used to screen-out SRAM devices that may prove unreliable or simply fail at temperatures greater than room temperature, thus, preventing evaluation of the logic circuitry.
  • a typical SRAM device includes an array of six-transistor SRAM memory cells consisting of two p-channel “pull-up” transistors, two n-channel “pull-down” transistors and two access transistors, which are typically n-channel transistors.
  • the strength of the p-doped and n-doped channels of the transistors affects the performance, including static noise margin (SNM) and trip voltage (measure of ability to Write into an SRAM) of the SRAM memory cells as a whole.
  • SNM static noise margin
  • trip voltage measure of ability to Write into an SRAM
  • SNM and trip voltage are parameters associated with the SRAM devices that may degrade during low voltage testing resulting in failure of the SRAM devices.
  • V trip is a parameter associated with the SRAM devices that may degrade during low voltage testing resulting in failure of the SRAM devices.
  • a high SNM and trip voltage are desired cell characteristics of an SRAM device.
  • a high SNM is desired for circuit stability and a high trip voltage is desired for adequate data write speed. If SNM is too low, READ operations may be disrupted and if trip voltage is too low, WRITE operations may be disrupted.
  • the SNM may be less at the normal operating voltage and an elevated temperature than at a low voltage testing voltage and room temperature. Thus, the low voltage testing may result in an alpha error since a worst case condition for the SNM may not be provided during testing. Some SRAM devices, therefore, may be deemed operationally sufficient though not truly tested at worst conditions.
  • the low voltage testing voltage may be limited by other functions, such as the trip voltage or logic functionality.
  • the trip voltage is a strong function of voltage that may degrade as operating voltage is decreased.
  • the low voltage testing may result in a beta error since the trip voltage may degrade below a worst case condition due to a reduced voltage compared to the normal operating voltage and prevent an effective screen for other functions such as SNM.
  • the present invention provides a method of testing an IC and an IC test apparatus.
  • the method of testing includes (1) applying a voltage to the IC that is not a normal operating voltage of the IC and (2) temporarily biasing a well voltage of transistors in the IC allowing screening for the normal operating voltage.
  • the testing may be performed at a single temperature with the biasing allowing testing over a range of temperatures, such as a typical temperature operating range for the IC.
  • the single temperature may be at room temperature which ranges between about 60 degrees to about 90 degrees Fahrenheit.
  • the IC may be an SRAM device or include an SRAM device.
  • the present invention may provide a more effective low voltage screen at room temperature for the IC or, more specifically, for SRAM devices included in the IC.
  • the present invention differs from existing SRAM devices that employ a back-gate-bias during operation. Instead, the present invention provides a method to prejudice SNM and trip voltage associated with the SRAM device during testing to approximate SNM and trip voltage under worst case operating conditions.
  • the present invention provides the IC test apparatus.
  • the IC test apparatus includes (1) a fixture configured to secure the IC for testing, (2) a voltage supply, associated with the fixture, configured to provide a voltage to the IC that is not a normal operating voltage of the IC and (3) a well adjuster, associated with the voltage supply, configured to temporarily bias a well voltage of transistors in the IC to allow screening for the normal operating voltage.
  • the well adjuster may be an SRAM well adjuster.
  • FIG. 1 illustrates an embodiment of a block diagram of an IC test apparatus constructed according to the principles of the present invention
  • FIG. 2 illustrates an embodiment of a method of testing an IC carried out according to the principles of the present invention.
  • FIG. 1 illustrated is block diagram of an embodiment of an IC test apparatus, generally designated 100 , constructed according to the principles of the present invention.
  • the IC test apparatus 100 includes a fixture 110 , a well adjuster 120 and a voltage supply 130 .
  • the IC test apparatus 100 may be employed to test an IC at a circuit supply voltage that is lower or higher than a designated operating voltage range.
  • the IC may be an SRAM device or include an SRAM device. Additionally, the IC may include logic circuitry.
  • the circuit supply voltage may be a voltage supplied to the IC during testing that corresponds to a high operating voltage (typically V DD ) supplied to the IC when employed as a finished product.
  • the IC test apparatus 100 may provide testing at voltage extremes to screen out SRAM devices that may have a reliability problem or a failure at temperatures greater than room temperature. In a preferred embodiment, the IC test apparatus 100 is employed to test the IC at room temperature at a circuit supply voltage that is lower than a normal operating voltage.
  • the fixture 110 may be configured to secure the IC for testing.
  • the fixture 110 may be a conventional text fixture commonly employed to secure an IC for testing, such as, functional testing of the logic circuitry.
  • the IC may be placed in the test fixture to allow application of the circuit supply voltage and access to a well of the transistors in the IC for biasing during testing.
  • the transistors may be employed in an SRAM device. Of course, other inputs may also be coupled to the IC in the test fixture.
  • the well adjuster 120 may be configured to bias a well voltage of the transistors to degrade a SNM and increase trip voltage thereof during testing.
  • the well voltage may be an n-well voltage that is biased to modulate a threshold voltage of p-channel load transistors in the SRAM device.
  • the well voltage may be a p-well voltage such as a substrate voltage.
  • the SNM may be degraded to approximate a worst case operating condition of the SRAM device.
  • the SNM worst case occurs at a high temperature. Biasing the well voltage, therefore, may allow testing of the IC at room temperature while simulating a worst case SNM at a higher temperature.
  • Biasing the well voltage may also increase the trip voltage. Since the trip voltage is a strong function of the operating voltage, the trip voltage may degrade during testing at a circuit supply voltage that approximates a low operating voltage to such an extent that prevents an effective screen of other functions of the IC. Increasing the trip voltage by biasing the well voltage may allow effective low voltage testing of the IC, including the logic circuitry and the SRAM device, without false influence from the trip voltage. Through simulations, an appropriate well voltage bias may be determined such that the trip voltage may approximate a worst case operating condition of the SRAM device during testing.
  • the well adjuster 120 may be configured to place the well voltage at a value above the normal operating voltage.
  • the normal operating voltage may be about 1.2 volts but one skilled in the art will understand that the normal operating voltage may vary in different embodiments.
  • the well adjuster 120 may place the well voltage above the normal operating voltage when the n-channels of the transistors are weak and the p-channels of the transistors are not weak.
  • the well adjuster 120 may be configured to place the well voltage at about the normal operating voltage.
  • the well adjuster 120 may place the well voltage at about the normal operating voltage when n-channels of the transistors are strong relative to p-channels thereof.
  • the well adjuster 120 may provide a bias voltage to the IC via a connection commonly employed to bias a well voltage associated with the transistors in the IC.
  • the bias may be provided through a bond pad coupled to the n-well of the transistors.
  • the well adjuster 120 may be directly coupled to the IC to provide the bias voltage.
  • the well adjuster 120 may control another device, such as the voltage supply 130 , to provide the bias voltage.
  • the well adjuster 120 may be configured to employ a single voltage value for biasing the well voltage over a range of transistor process parameters. In some embodiments, the well adjuster 120 may bias the well voltage at different voltages depending on the parameters of the transistors. About 1.8 volts, for instance, may be provided during low voltage testing by the well adjuster 120 as an appropriate bias to an n-well of an SRAM device having a robust SNM at low voltage. For an SRAM device with a less robust SNM at low voltage, the well adjuster 120 may apply about 1.8 volt bias to the n-well if the n-channel is weak and adjust the bias to about a 1.2 volt bias to the n-well if the n-channel is strong.
  • the voltage supply 130 may include components commonly found in a conventional voltage supply.
  • the voltage supply 130 may be configured to provide a circuit supply voltage to the IC that is less than a normal operating voltage thereof.
  • the normal operating voltage for the IC may be about 1.2 volts whereas the voltage supply 130 may provide a circuit supply voltage at a lower voltage of about 0.7 to 0.8 volts for testing.
  • the circuit supply voltage may be provided during testing through a connection commonly employed to provide an operating voltage to the IC.
  • One skilled in the art will understand the general operation and configuration of the voltage supply 130 and connection with respect to the IC secured by the fixture 110 .
  • FIG. 2 illustrated is an embodiment of a method of testing an IC, generally designated 100 , constructed according to the principles of the present invention.
  • the method 200 begins with a desire to test an IC in a step 205 .
  • the test fixture may be a conventional text fixture commonly employed in securing ICs for testing.
  • the IC includes an SRAM device and logic circuitry.
  • the IC may be an SRAM device.
  • the IC may be placed in the test fixture such that a bias voltage and a circuit supply voltage may be applied. Of course, other inputs may also be coupled to the IC in the test fixture.
  • Parameters of transistors of the IC may be known from design and manufacturing specifications. If it is determined to apply the circuit supply voltage and the bias voltage based on transistor parameters, the appropriate circuit supply voltage and bias voltage are determined based on the parameters in a step 260 .
  • the circuit supply voltage and the bias voltage may be chosen for particular process corners of the transistors such that: (1) a minimum voltage of the operating range is greater than the circuit supply voltage, (2) a SNM during testing is greater than a minimum SNM and (3) the trip voltage during testing is greater than a minimum trip voltage. If the SNM and the trip voltage during testing do not satisfy the above criteria, then a different circuit supply voltage and bias voltage are selected for the particular process corner of the transistors.
  • a robust SNM at a low circuit supply voltage may be desired.
  • a weak n-channel and a strong p-channel which may be caused by a low doping level of the n-channel versus a high doping level of the p-channel, may result in a SNM that is robust at the low circuit supply voltage.
  • a strong n-channel and a weak p-channel which may be caused by a high doping level of the n-channel versus a low doping level of the p-channel, may result in a SNM that is not robust at the low circuit supply voltage.
  • the low circuit supply voltage may be about 0.7 to 0.8 volts.
  • the n-channel may be considered weak, for example, when a threshold voltage is about 0.45 volts and may be considered strong when the threshold voltage is about 0.35 volts.
  • a p-channel may be considered weak with a threshold voltage at about 0.45 volts and strong with a threshold voltage at about 0.35 volts.
  • the bias voltage may remain at about 1.8 volts for a less robust SNM at the low circuit supply voltage when the n-channel is weak.
  • the bias voltage may be adjusted.
  • the bias voltage may be adjusted by lowering.
  • the well adjuster may be employed to adjust the bias voltage.
  • the bias voltage may be lowered to the normal operating voltage which may be, for instance, about 1.2 volts. Therefore, the biased well voltage may be lowered from about 1.8 volts to about 1.2 volts.
  • the biased well voltage may also go lower than the normal operating voltage.
  • a lower bias voltage may be employed for testing based on characteristics of the IC, or more specifically, a cell of an SRAM device. The biased well voltage, therefore, may be lowered for an SRAM device lacking a robust SNM at a low circuit supply voltage and having a strong n-channel.
  • a worst case screening of an SRAM device is desired.
  • the circuit supply voltage and the bias voltage may be selected such that SNM and trip voltage during testing represent an SNM and a trip voltage over the operating range.
  • the circuit supply voltage and the bias voltage may be selected to provide a worst case for the SNM and the trip voltage over the normal operating range during testing.
  • a single bias voltage value may be employed for low voltage testing that satisfies requirements for an expected range of transistor process parameters.
  • the circuit supply voltage and the bias voltage may be selected based on known values in a step 230 .
  • the voltages for the circuit supply voltage and the bias voltage may be selected based on previous simulations.
  • the circuit supply voltage and the bias voltage may be determined based on operational or testing history of the IC.
  • a well adjuster may provide the bias voltage for the IC.
  • the bias voltage may be temporarily biased during low voltage testing of the IC.
  • the bias voltage may be selected to degrade a SNM and increase trip voltage in an SRAM device for testing.
  • the bias voltage may be selected such that the SNM and the trip voltage approximate a worst case operating condition of the SRAM device.
  • the bias voltage may be a n-well voltage.
  • the n-well for example, may be temporarily biased during testing at about 1.8 volts to degrade the SNM and increase the trip voltage.
  • the bias voltage may be a p-well voltage.
  • the circuit supply voltage may be provided by a voltage supply.
  • the circuit supply voltage may be employed for low voltage testing and approximate a low operational voltage.
  • the functional testing is applied in a step 250 .
  • the functional testing may be standard testing developed to test the logic circuitry of the IC.
  • the IC including an SRAM device, should operate properly to allow full evaluation of the logic circuitry.
  • the method ends in a step 270 .

Abstract

A method of testing an Integrated Circuit (IC) and an IC test apparatus is provided. In one embodiment, the method of testing includes (1) applying a voltage to the IC that is not a normal operating voltage of the IC and (2) temporarily biasing a well voltage of transistors in the IC allowing screening for the normal operating voltage.

Description

    TECHNICAL FIELD OF THE INVENTION
  • The present invention is directed, in general, to Integrated Circuits (ICs) and, more specifically, to testing ICs that include a Static Random-Access Memory (SRAM) device.
  • BACKGROUND OF THE INVENTION
  • Memory devices are known in the art and used in, among other things, virtually all microprocessor and digital signal processor applications. Static Random Access Memory (SRAM) is one type of memory favored in many applications because it is fast and easy to use relative to many other memory types. In addition, SRAM devices that use metal-oxide-semiconductor (MOS) technology exhibit relatively low standby power and do not require a refresh cycle to maintain stored information. These attributes make SRAM devices particularly desirable for battery-powered equipment, such as laptop computers and personal digital assistants.
  • The SRAM devices are often employed in the equipment as part of an Integrated Circuit (IC) that includes logic circuitry. To reduce failures in the equipment, manufacturers may test a percentage of manufactured ICs under normal and abnormal operating conditions. Standard test procedures for this functional testing have been developed that establish performance measurements of the ICs being tested to validate design and screen-out poor quality devices. Some standard procedures test the ICs at voltages lower or higher than a normal operating voltage (voltage extremes). During testing of the ICs, the SRAM devices must function properly to adequately evaluate the logic circuitry. Testing at a low voltage extreme while at room temperature, or low voltage testing, may be used to screen-out SRAM devices that may prove unreliable or simply fail at temperatures greater than room temperature, thus, preventing evaluation of the logic circuitry.
  • A typical SRAM device includes an array of six-transistor SRAM memory cells consisting of two p-channel “pull-up” transistors, two n-channel “pull-down” transistors and two access transistors, which are typically n-channel transistors. The strength of the p-doped and n-doped channels of the transistors affects the performance, including static noise margin (SNM) and trip voltage (measure of ability to Write into an SRAM) of the SRAM memory cells as a whole.
  • SNM and trip voltage (so-called “Vtrip”) are parameters associated with the SRAM devices that may degrade during low voltage testing resulting in failure of the SRAM devices. Typically, a high SNM and trip voltage are desired cell characteristics of an SRAM device. A high SNM is desired for circuit stability and a high trip voltage is desired for adequate data write speed. If SNM is too low, READ operations may be disrupted and if trip voltage is too low, WRITE operations may be disrupted.
  • The SNM, however, may be less at the normal operating voltage and an elevated temperature than at a low voltage testing voltage and room temperature. Thus, the low voltage testing may result in an alpha error since a worst case condition for the SNM may not be provided during testing. Some SRAM devices, therefore, may be deemed operationally sufficient though not truly tested at worst conditions.
  • Besides SNM, the low voltage testing voltage may be limited by other functions, such as the trip voltage or logic functionality. The trip voltage, however, is a strong function of voltage that may degrade as operating voltage is decreased. Thus, the low voltage testing may result in a beta error since the trip voltage may degrade below a worst case condition due to a reduced voltage compared to the normal operating voltage and prevent an effective screen for other functions such as SNM.
  • Accordingly, what is needed in the art is an improved testing method and test apparatus that, during a low voltage test, effectively screens SRAM devices and maintains functionality of the SRAM devices to enable testing of associated logic.
  • SUMMARY OF THE INVENTION
  • To address the above-discussed deficiencies of the prior art, the present invention provides a method of testing an IC and an IC test apparatus. In one embodiment, the method of testing includes (1) applying a voltage to the IC that is not a normal operating voltage of the IC and (2) temporarily biasing a well voltage of transistors in the IC allowing screening for the normal operating voltage.
  • The testing may be performed at a single temperature with the biasing allowing testing over a range of temperatures, such as a typical temperature operating range for the IC. The single temperature may be at room temperature which ranges between about 60 degrees to about 90 degrees Fahrenheit. In some embodiments, the IC may be an SRAM device or include an SRAM device. Through biasing the well voltage (bias voltage), the present invention may provide a more effective low voltage screen at room temperature for the IC or, more specifically, for SRAM devices included in the IC. The present invention differs from existing SRAM devices that employ a back-gate-bias during operation. Instead, the present invention provides a method to prejudice SNM and trip voltage associated with the SRAM device during testing to approximate SNM and trip voltage under worst case operating conditions.
  • In another aspect, the present invention provides the IC test apparatus. The IC test apparatus includes (1) a fixture configured to secure the IC for testing, (2) a voltage supply, associated with the fixture, configured to provide a voltage to the IC that is not a normal operating voltage of the IC and (3) a well adjuster, associated with the voltage supply, configured to temporarily bias a well voltage of transistors in the IC to allow screening for the normal operating voltage. In some embodiments, the well adjuster may be an SRAM well adjuster.
  • The foregoing has outlined preferred and alternative features of the present invention so that those skilled in the art may better understand the detailed description of the invention that follows. Additional features of the invention will be described hereinafter that form the subject of the claims of the invention. Those skilled in the art should appreciate that they can readily use the disclosed conception and specific embodiment as a basis for designing or modifying other structures for carrying out the same purposes of the present invention. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the invention.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • For a more complete understanding of the present invention, reference is now made to the following detailed description taken in conjunction with the accompanying FIGUREs. It is emphasized that various features may not be drawn to scale. In fact, the dimensions of various features may be arbitrarily increased or reduced for clarity of discussion. Reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
  • FIG. 1 illustrates an embodiment of a block diagram of an IC test apparatus constructed according to the principles of the present invention; and
  • FIG. 2 illustrates an embodiment of a method of testing an IC carried out according to the principles of the present invention.
  • DETAILED DESCRIPTION
  • Referring initially to FIG. 1, illustrated is block diagram of an embodiment of an IC test apparatus, generally designated 100, constructed according to the principles of the present invention. The IC test apparatus 100 includes a fixture 110, a well adjuster 120 and a voltage supply 130.
  • The IC test apparatus 100 may be employed to test an IC at a circuit supply voltage that is lower or higher than a designated operating voltage range. The IC may be an SRAM device or include an SRAM device. Additionally, the IC may include logic circuitry. The circuit supply voltage may be a voltage supplied to the IC during testing that corresponds to a high operating voltage (typically VDD) supplied to the IC when employed as a finished product. The IC test apparatus 100 may provide testing at voltage extremes to screen out SRAM devices that may have a reliability problem or a failure at temperatures greater than room temperature. In a preferred embodiment, the IC test apparatus 100 is employed to test the IC at room temperature at a circuit supply voltage that is lower than a normal operating voltage.
  • The fixture 110 may be configured to secure the IC for testing. The fixture 110 may be a conventional text fixture commonly employed to secure an IC for testing, such as, functional testing of the logic circuitry. The IC may be placed in the test fixture to allow application of the circuit supply voltage and access to a well of the transistors in the IC for biasing during testing. The transistors may be employed in an SRAM device. Of course, other inputs may also be coupled to the IC in the test fixture.
  • Associated with the fixture 110 is the well adjuster 120. The well adjuster 120 may be configured to bias a well voltage of the transistors to degrade a SNM and increase trip voltage thereof during testing. The well voltage may be an n-well voltage that is biased to modulate a threshold voltage of p-channel load transistors in the SRAM device. Of course in other embodiments, the well voltage may be a p-well voltage such as a substrate voltage.
  • The SNM may be degraded to approximate a worst case operating condition of the SRAM device. Typically, the SNM worst case occurs at a high temperature. Biasing the well voltage, therefore, may allow testing of the IC at room temperature while simulating a worst case SNM at a higher temperature.
  • Biasing the well voltage may also increase the trip voltage. Since the trip voltage is a strong function of the operating voltage, the trip voltage may degrade during testing at a circuit supply voltage that approximates a low operating voltage to such an extent that prevents an effective screen of other functions of the IC. Increasing the trip voltage by biasing the well voltage may allow effective low voltage testing of the IC, including the logic circuitry and the SRAM device, without false influence from the trip voltage. Through simulations, an appropriate well voltage bias may be determined such that the trip voltage may approximate a worst case operating condition of the SRAM device during testing.
  • In some embodiments, the well adjuster 120 may be configured to place the well voltage at a value above the normal operating voltage. The normal operating voltage may be about 1.2 volts but one skilled in the art will understand that the normal operating voltage may vary in different embodiments. The well adjuster 120 may place the well voltage above the normal operating voltage when the n-channels of the transistors are weak and the p-channels of the transistors are not weak. In other embodiments, the well adjuster 120 may be configured to place the well voltage at about the normal operating voltage. The well adjuster 120 may place the well voltage at about the normal operating voltage when n-channels of the transistors are strong relative to p-channels thereof.
  • The well adjuster 120 may provide a bias voltage to the IC via a connection commonly employed to bias a well voltage associated with the transistors in the IC. For example, the bias may be provided through a bond pad coupled to the n-well of the transistors. The well adjuster 120 may be directly coupled to the IC to provide the bias voltage. In other embodiments, the well adjuster 120 may control another device, such as the voltage supply 130, to provide the bias voltage.
  • The well adjuster 120 may be configured to employ a single voltage value for biasing the well voltage over a range of transistor process parameters. In some embodiments, the well adjuster 120 may bias the well voltage at different voltages depending on the parameters of the transistors. About 1.8 volts, for instance, may be provided during low voltage testing by the well adjuster 120 as an appropriate bias to an n-well of an SRAM device having a robust SNM at low voltage. For an SRAM device with a less robust SNM at low voltage, the well adjuster 120 may apply about 1.8 volt bias to the n-well if the n-channel is weak and adjust the bias to about a 1.2 volt bias to the n-well if the n-channel is strong.
  • The voltage supply 130, associated with the well adjuster 120, may include components commonly found in a conventional voltage supply. The voltage supply 130, may be configured to provide a circuit supply voltage to the IC that is less than a normal operating voltage thereof. For example, the normal operating voltage for the IC may be about 1.2 volts whereas the voltage supply 130 may provide a circuit supply voltage at a lower voltage of about 0.7 to 0.8 volts for testing. The circuit supply voltage may be provided during testing through a connection commonly employed to provide an operating voltage to the IC. One skilled in the art will understand the general operation and configuration of the voltage supply 130 and connection with respect to the IC secured by the fixture 110.
  • Turning now to FIG. 2, illustrated is an embodiment of a method of testing an IC, generally designated 100, constructed according to the principles of the present invention. The method 200 begins with a desire to test an IC in a step 205.
  • Next, the IC is placed in a test fixture at room temperature in a step 210. The test fixture may be a conventional text fixture commonly employed in securing ICs for testing. Typically, the IC includes an SRAM device and logic circuitry. In other embodiments, the IC may be an SRAM device. The IC may be placed in the test fixture such that a bias voltage and a circuit supply voltage may be applied. Of course, other inputs may also be coupled to the IC in the test fixture.
  • After placing the IC in the test fixture, a determination is made to apply the circuit supply voltage and the bias voltage based on transistor parameters in a decisional step 220. Parameters of transistors of the IC may be known from design and manufacturing specifications. If it is determined to apply the circuit supply voltage and the bias voltage based on transistor parameters, the appropriate circuit supply voltage and bias voltage are determined based on the parameters in a step 260. For example, when the primary objective is providing functional testing of the associated logic, the circuit supply voltage and the bias voltage may be chosen for particular process corners of the transistors such that: (1) a minimum voltage of the operating range is greater than the circuit supply voltage, (2) a SNM during testing is greater than a minimum SNM and (3) the trip voltage during testing is greater than a minimum trip voltage. If the SNM and the trip voltage during testing do not satisfy the above criteria, then a different circuit supply voltage and bias voltage are selected for the particular process corner of the transistors.
  • In some embodiments, a robust SNM at a low circuit supply voltage may be desired. A weak n-channel and a strong p-channel, which may be caused by a low doping level of the n-channel versus a high doping level of the p-channel, may result in a SNM that is robust at the low circuit supply voltage. Conversely, a strong n-channel and a weak p-channel, which may be caused by a high doping level of the n-channel versus a low doping level of the p-channel, may result in a SNM that is not robust at the low circuit supply voltage. The low circuit supply voltage may be about 0.7 to 0.8 volts.
  • The n-channel may be considered weak, for example, when a threshold voltage is about 0.45 volts and may be considered strong when the threshold voltage is about 0.35 volts. Similarly, a p-channel may be considered weak with a threshold voltage at about 0.45 volts and strong with a threshold voltage at about 0.35 volts. Thus, the bias voltage may remain at about 1.8 volts for a less robust SNM at the low circuit supply voltage when the n-channel is weak.
  • If the n-channel is strong (not weak), the bias voltage may be adjusted. Typically, the bias voltage may be adjusted by lowering. The well adjuster may be employed to adjust the bias voltage. In some embodiments, the bias voltage may be lowered to the normal operating voltage which may be, for instance, about 1.2 volts. Therefore, the biased well voltage may be lowered from about 1.8 volts to about 1.2 volts. Of course, the biased well voltage may also go lower than the normal operating voltage. Thus, a lower bias voltage may be employed for testing based on characteristics of the IC, or more specifically, a cell of an SRAM device. The biased well voltage, therefore, may be lowered for an SRAM device lacking a robust SNM at a low circuit supply voltage and having a strong n-channel.
  • In some embodiments, a worst case screening of an SRAM device is desired. In this case, the circuit supply voltage and the bias voltage may be selected such that SNM and trip voltage during testing represent an SNM and a trip voltage over the operating range. Thus, the circuit supply voltage and the bias voltage may be selected to provide a worst case for the SNM and the trip voltage over the normal operating range during testing. Based on the parameters, a single bias voltage value may be employed for low voltage testing that satisfies requirements for an expected range of transistor process parameters. After determining the circuit supply voltage and the bias voltage, the method proceeds to step 240 which is discussed below.
  • Returning now to decisional step 220, if a determination is made not to apply the circuit supply voltage and the bias voltage based on transistor parameters, then the circuit supply voltage and the bias voltage may be selected based on known values in a step 230. For example, the voltages for the circuit supply voltage and the bias voltage may be selected based on previous simulations. In some embodiments, the circuit supply voltage and the bias voltage may be determined based on operational or testing history of the IC.
  • After selecting the circuit supply voltage and the bias voltage, the circuit supply voltage and the bias voltage are applied to the IC in a step 240. A well adjuster may provide the bias voltage for the IC. The bias voltage may be temporarily biased during low voltage testing of the IC. The bias voltage may be selected to degrade a SNM and increase trip voltage in an SRAM device for testing. The bias voltage may be selected such that the SNM and the trip voltage approximate a worst case operating condition of the SRAM device. The bias voltage may be a n-well voltage. The n-well, for example, may be temporarily biased during testing at about 1.8 volts to degrade the SNM and increase the trip voltage. Of course, in other embodiments the bias voltage may be a p-well voltage. The circuit supply voltage may be provided by a voltage supply. The circuit supply voltage may be employed for low voltage testing and approximate a low operational voltage.
  • After applying the circuit supply voltage and the bias voltage, functional testing is applied in a step 250. The functional testing may be standard testing developed to test the logic circuitry of the IC. During the functional testing, the IC, including an SRAM device, should operate properly to allow full evaluation of the logic circuitry. After applying the functional testing, the method ends in a step 270.
  • While the methods disclosed herein have been described and shown with reference to particular steps performed in a particular order, it will be understood that these steps may be combined, subdivided or reordered to form an equivalent method without departing from the teachings of the present invention. Accordingly, unless specifically indicated herein, the order and/or the grouping of the steps are not limitations of the present invention.
  • Although the present invention has been described in detail, those skilled in the art should understand that they can make various changes, substitutions and alterations herein without departing from the spirit and scope of the invention in its broadest form.

Claims (20)

1. A method of testing an Integrated Circuit (IC), comprising:
applying a voltage to said IC that is not a normal operating voltage of said IC; and
temporarily biasing a well voltage of transistors in said IC allowing screening for said normal operating voltage.
2. The method as recited in claim 1 further comprising performing said applying and said temporarily biasing at a temperature for testing over a range of temperatures.
3. The method as recited in claim 2 wherein said temperature is room temperature.
4. The method as recited in claim 1 wherein said IC includes an SRAM device and said biasing degrades a static noise margin and improves a trip voltage associated with said SRAM device.
5. The method as recited in claim 1 wherein said well voltage is an n-well voltage.
6. The method as recited in claim 1 wherein said biasing comprises placing said well voltage at a value above said normal operating voltage.
7. The method as recited in claim 6 wherein said placing is carried out when said n-channels of said transistors are weak and p-channels of said transistors are not weak.
8. The method as recited in claim 1 wherein said biasing comprises placing said well voltage at about said normal operating voltage.
9. The method as recited in claim 8 wherein said placing is carried out when n-channels of said transistors are strong relative to p-channels thereof.
10. The method as recited in claim 1 wherein said biasing is based on a parameter of said transistors.
11. An Integrated Circuit (IC) test apparatus, comprising:
a fixture configured to secure said IC for testing;
a voltage supply, associated with said fixture, configured to provide a voltage to said IC that is not a normal operating voltage of said IC; and
a well adjuster, associated with said voltage supply, configured to temporarily bias a well voltage of transistors in said IC to allow screening for said normal operating voltage.
12. The test apparatus as recited in claim 11 wherein said well adjuster is configured to temporarily bias said well voltage at a temperature for testing over a range of temperatures.
13. The test apparatus as recited in claim 12 wherein said temperature is room temperature.
14. The test apparatus as recited in claim 11 wherein said IC includes an SRAM device and said temporarily bias degrades a static noise margin and improves a trip voltage associated with said SRAM device.
15. The test apparatus as recited in claim 11 wherein said well voltage is an n-well voltage.
16. The test apparatus as recited in claim 11 wherein said well adjuster is configured to place said well voltage at a value above said normal operating voltage.
17. The test apparatus as recited in claim 16 wherein said well adjuster is configured to place said well voltage to above said normal operating voltage when said n-channels of said transistors are weak and p-channels of said transistors are not weak.
18. The test apparatus as recited in claim 11 wherein said well adjuster is configured to place said well voltage at about said normal operating voltage.
19. The test apparatus as recited in claim 18 wherein said well adjuster is configured to place said well voltage at about said normal operating voltage when n-channels of said transistors are strong relative to p-channels thereof.
20. The test apparatus as recited in claim 11 wherein said well adjuster is configured to employ a single voltage value.
US10/704,858 2003-11-10 2003-11-10 Method of testing an integrated circuit and an integrated circuit test apparatus Expired - Lifetime US6900656B1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US10/704,858 US6900656B1 (en) 2003-11-10 2003-11-10 Method of testing an integrated circuit and an integrated circuit test apparatus

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/704,858 US6900656B1 (en) 2003-11-10 2003-11-10 Method of testing an integrated circuit and an integrated circuit test apparatus

Publications (2)

Publication Number Publication Date
US20050099202A1 true US20050099202A1 (en) 2005-05-12
US6900656B1 US6900656B1 (en) 2005-05-31

Family

ID=34552217

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/704,858 Expired - Lifetime US6900656B1 (en) 2003-11-10 2003-11-10 Method of testing an integrated circuit and an integrated circuit test apparatus

Country Status (1)

Country Link
US (1) US6900656B1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080181036A1 (en) * 2006-11-28 2008-07-31 Nec Electronics Corporation Method of testing semiconductor apparatus
US20090083598A1 (en) * 2007-09-26 2009-03-26 Anand Dixit Method for monitoring and adjusting circuit performance
US20110215827A1 (en) * 2010-03-03 2011-09-08 Qualcomm Incorporated Method and Apparatus for Testing a Memory Device
US9390786B2 (en) * 2014-08-13 2016-07-12 Stmicroelectronics Sa Method of minimizing the operating voltage of an SRAM cell
US10254340B2 (en) 2016-09-16 2019-04-09 International Business Machines Corporation Independently driving built-in self test circuitry over a range of operating conditions

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP1595154B1 (en) * 2003-02-20 2008-04-09 International Business Machines Corporation Integrated circuit testing methods using well bias modification
US7394708B1 (en) * 2005-03-18 2008-07-01 Xilinx, Inc. Adjustable global tap voltage to improve memory cell yield
US7486098B2 (en) * 2005-06-16 2009-02-03 International Business Machines Corporation Integrated circuit testing method using well bias modification
US8379435B2 (en) * 2009-07-22 2013-02-19 Texas Instruments Incorporated Smart well assisted SRAM read and write

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6160414A (en) * 1996-07-03 2000-12-12 Fanuc Ltd. Method for diagnosing abnormality of circuit member of inverter driving controller for driving and controlling motor
US6515469B2 (en) * 2000-09-28 2003-02-04 Oki Electric Industry Co, Ltd. Testing apparatus for semiconductor integrated circuits and a method for managing the same

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR100331453B1 (en) * 2000-07-18 2002-04-09 윤종용 Position sensing apparatus for an electrostatic XY-stage using time-division multiplexing

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6160414A (en) * 1996-07-03 2000-12-12 Fanuc Ltd. Method for diagnosing abnormality of circuit member of inverter driving controller for driving and controlling motor
US6515469B2 (en) * 2000-09-28 2003-02-04 Oki Electric Industry Co, Ltd. Testing apparatus for semiconductor integrated circuits and a method for managing the same

Cited By (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20080181036A1 (en) * 2006-11-28 2008-07-31 Nec Electronics Corporation Method of testing semiconductor apparatus
US7697356B2 (en) * 2006-11-28 2010-04-13 Nec Electronics Corporation Method of testing semiconductor apparatus
US20090083598A1 (en) * 2007-09-26 2009-03-26 Anand Dixit Method for monitoring and adjusting circuit performance
WO2009042678A1 (en) 2007-09-26 2009-04-02 Sun Microsystems, Inc. Method for monitoring and adjusting circuit performance
US7797596B2 (en) * 2007-09-26 2010-09-14 Oracle America, Inc. Method for monitoring and adjusting circuit performance
CN101981460A (en) * 2007-09-26 2011-02-23 甲骨文国际公司 Method for monitoring and adjusting circuit performance
US20110215827A1 (en) * 2010-03-03 2011-09-08 Qualcomm Incorporated Method and Apparatus for Testing a Memory Device
WO2011109487A1 (en) * 2010-03-03 2011-09-09 Qualcomm Incorporated Method and apparatus for testing a memory device
US8466707B2 (en) * 2010-03-03 2013-06-18 Qualcomm Incorporated Method and apparatus for testing a memory device
US20130257466A1 (en) * 2010-03-03 2013-10-03 Qualcomm Incorporated Method and apparatus for testing a memory device
US8884637B2 (en) * 2010-03-03 2014-11-11 Qualcomm Incorporated Method and apparatus for testing a memory device
US9390786B2 (en) * 2014-08-13 2016-07-12 Stmicroelectronics Sa Method of minimizing the operating voltage of an SRAM cell
US10254340B2 (en) 2016-09-16 2019-04-09 International Business Machines Corporation Independently driving built-in self test circuitry over a range of operating conditions

Also Published As

Publication number Publication date
US6900656B1 (en) 2005-05-31

Similar Documents

Publication Publication Date Title
US8023348B2 (en) Method and apparatus for testing a memory device
US8248095B2 (en) Compensating for aging in integrated circuits
US9535473B2 (en) Compensating for aging in integrated circuits
TWI525620B (en) Quantifying the read and write margins of memory bit cells
KR100559731B1 (en) Temperature compensated self refresh semiconductor memory device detecting a failure of temperature sensor, and test method for the same
JP2007157287A (en) Semiconductor storage device
US6900656B1 (en) Method of testing an integrated circuit and an integrated circuit test apparatus
US20100309734A1 (en) Method, system, computer program product, and data processing device for monitoring memory circuits and corresponding integrated circuit
US8907687B2 (en) Integrated circuit with stress generator for stressing test devices
US6864693B2 (en) Semiconductor integrated circuit with negative voltage generation circuit, test method for the same, and recording device and communication equipment having the same
JP2012234593A (en) Semiconductor device
Kwai et al. Detection of SRAM cell stability by lowering array supply voltage
US7692955B2 (en) Semiconductor integrated circuit
US5379260A (en) Memory cell having a super supply voltage
US20040044935A1 (en) Method and apparatus for improved integrated circuit memory testing
JP4996215B2 (en) Semiconductor device test method
Pavlov et al. Weak cell detection in deep-submicron SRAMs: A programmable detection technique
US20180323117A1 (en) In-kerf test structure and testing method for a memory array
US20130028036A1 (en) Method of Screening Static Random Access Memories for Unstable Memory Cells
CN114388029A (en) Circuit arrangement for regulating the holding voltage of an SRAM
US11074946B2 (en) Temperature dependent voltage differential sense-amplifier
Yokoyama et al. Cost-effective test screening method on 40-nm embedded SRAMs for low-power MCUs
Zheng et al. Pattern imprinting in deep sub-micron static random access memories induced by total dose irradiation
US6347381B1 (en) Test mode circuitry for electronic storage devices and the like
JP2520957B2 (en) Semiconductor memory device testing method

Legal Events

Date Code Title Description
AS Assignment

Owner name: TEXAS INSTRUMENTS INCORPORATED, TEXAS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:HOUSTON, THEODORE W.;SHEFFIELD, BRYAN D.;REEL/FRAME:014694/0085;SIGNING DATES FROM 20030926 TO 20031018

STCF Information on status: patent grant

Free format text: PATENTED CASE

FPAY Fee payment

Year of fee payment: 4

FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12